# Module 2

Direct Memory Access (DMA)

## Reading

• Textbook, Chapter 19, Direct Memory Access, pp. 469 – 480.

#### Your uController has parallel hardware

- When you call WFI your CPU stops, but other hardware elements are alive
  - Something will wake you up to do stuff
  - i.e. the timer subsystem is working all alone

### DMA is just like that – but for copying data!

- Moving memory from one location to another makes poor use of your CPU.
  - Want to move 10 MB how many memory instructions will it take?

- So common that we build a co-processor called a DMA controller to do this without our CPU.
  - Even our wimpy uController has one of these ©

This is also useful for allowing allowing peripherals to use memory independent of the CPU













#### DMA Controller on our micro

- Multiple independent "channels".
  - Really this means it's just sets of src/dest registers.
  - Priorities
  - Different transfer sizes (byte,halfword,word)
  - Circular buffers
  - Up to 65535 data per request.
  - Has configurable triggers
    - Triggers start transfers

### Don't always transfer to/from mem

- DMA can transfer memory-to-peripheral.
- DMA can transfer peripheral-to-memory.
- DMA can transfer peripheral-to-peripheral.

• By "peripheral," often we mean any "I/O register"

#### DMA Block Diagram



- Turn on clock with RCC->AHBENR
- Configure channel registers.
- Enable.
- "Hands-free" after that.

#### DMA Registers

- Each DMA *channel* has 4 registers:
  - CCR: Channel Configuration Register
  - CMAR: Channel Memory Address Register
  - CPAR: Channel Peripheral Address Register
  - CNDTR: Channel Number of Data to Transfer Register

#### DMA Register Map

#### Table 34. DMA register map and reset values

| Table on Billy regioter map and recet raides |             |          |      |      |      |        |        |        |       |        |        |        |       |        |        |        |       |        |         |         |          |             |        |             |       |        |        |        |       |        |        |        |       |
|----------------------------------------------|-------------|----------|------|------|------|--------|--------|--------|-------|--------|--------|--------|-------|--------|--------|--------|-------|--------|---------|---------|----------|-------------|--------|-------------|-------|--------|--------|--------|-------|--------|--------|--------|-------|
| Offset                                       | Register    | 31       | 30   | 59   | 28   | 27     | 56     | 25     | 24    | 23     | 22     | 51     | 20    | 19     | 18     | 17     | 16    | 15     | 14      | 13      | 12       | =           | 9      | 6           | 8     | 7      | 9      | 2      | 4     | က      | 7      | -      | 0     |
| 0x00                                         | DMA_ISR     | Res.     | Res, | Res. | Res  | TEIF7  | HTIF7  | TCIF7  | GIF7  | TEIF6  | HTIF6  | TCIF6  | GIF6  | TEIF5  | HTIF5  | TCIF5  | GIF5  | TEIF4  | HTIF4   | TCIF4   | GIF4     | TEIF3       | HTIF3  | TCIF3       | GIF3  | TEIF2  | HTIF2  | TCIF2  | GIF2  | TEIF1  | HTIF1  | TCIF1  | GIF1  |
| ı                                            | Reset value |          | Г    |      |      | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |
| 0x04                                         | DMA_IFCR    | Res      | Res  | Res  | Res  | CTEIF7 | CHTIF7 | CTCIF7 | CGIF7 | CTEIF6 | CHTIF6 | CTCIF6 | CGIF6 | CTEIF5 | CHTIF5 | CTCIF5 | CGIF5 | CTEIF4 | CHTIF4  | CTCIF4  | CGIF4    | CTEIF3      | CHTIF3 | CTCIF3      | CGIF3 | CTEIF2 | CHTIF2 | CTCIF2 | CGIF2 | CTEIF1 | CHTIF1 | CTCIF1 | CGIF1 |
|                                              | Reset value | 7 8      |      |      | 20-1 | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |
| 0x08                                         | DMA_CCR1    | Res      | Res. | Res. | Res. | Res.   | Res    | Res.   | Res.  | Res.   | Res.   | Res    | Res.  | Res.   | Res.   | Res.   | Res.  | Res.   | MEM2MEM | P<br>[1 | L<br>:0] | MSIZE [1-0] | 6:17   | DSIZE [1-0] | 0.55  | MINC   | PINC   | CIRC   | DIR   | TEIE   | HTE    | TCIE   | EN    |
|                                              | Reset value |          |      |      |      |        |        |        |       |        |        |        |       |        |        |        |       |        | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |
| 0x0C                                         | DMA_CNDTR1  | Res.     | Res. | Res. | Res  | Res.   | Res.   | Res.   | Res   | Res.   | Res.   | Res    | Res   | Res.   | Res.   | Res.   | Res.  |        |         | 8 8     |          | . S         |        | N           | IDT   | [15:   | 0]     |        |       |        |        | 0 - 1  |       |
|                                              | Reset value |          |      |      |      |        |        |        |       |        |        |        |       |        |        |        |       | 0      | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |
| 0x10                                         | DMA_CPAR1   | PA[31:0] |      |      |      |        |        |        |       |        |        |        |       |        |        |        |       |        |         |         |          |             |        |             |       |        |        |        |       |        |        |        |       |
| 0 10                                         | Reset value | 0        | 0    | 0    | 0    | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |
| 0x14                                         | DMA_CMAR1   |          | _    |      |      |        |        | _      | _     |        |        |        |       |        |        | ٨      | ΛA[   | 31:0   | ]       |         | _        |             |        |             |       |        |        |        |       |        |        |        |       |
| UX 14                                        | Reset value | 0        | 0    | 0    | 0    | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     | 0      | 0       | 0       | 0        | 0           | 0      | 0           | 0     | 0      | 0      | 0      | 0     | 0      | 0      | 0      | 0     |

Controller-Wide Registers (only one)

Per-channel registers (one of each of these for each channel)

#### DMA Controller Registers

- DMA\_ISR: Interrupt Status Register
- 4 status flags for each channel:
  - GIF: Global Interrupt Flag
  - TCIF: Transfer Complete Flag
  - HTIF: Half Transfer Flag
  - TEIF: Transfer Error Flag

| 31    | 30    | 29    | 28   | 27    | 26    | 25    | 24   | 23    | 22    | 21    | 20   | 19    | 18    | 17    | 16   |
|-------|-------|-------|------|-------|-------|-------|------|-------|-------|-------|------|-------|-------|-------|------|
| Res.  | Res.  | Res.  | Res. | TEIF7 | HTIF7 | TCIF7 | GIF7 | TEIF6 | HTIF6 | TCIF6 | GIF6 | TEIF5 | HTIF5 | TCIF5 | GIF5 |
|       |       |       |      | r     | r     | r     | r    | r     | r     | r     | r    | r     | r     | r     | r    |
| 15    | 14    | 13    | 12   | 11    | 10    | 9     | 8    | 7     | 6     | 5     | 4    | 3     | 2     | 1     | 0    |
| TEIF4 | HTIF4 | TCIF4 | GIF4 | TEIF3 | HTIF3 | TCIF3 | GIF3 | TEIF2 | HTIF2 | TCIF2 | GIF2 | TEIF1 | HTIF1 | TCIF1 | GIF1 |
| 40    |       |       | 1    |       | 1     |       |      |       | 1     |       |      | 100   |       |       | R    |

#### DMA Controller Registers

- DMA\_IFCR: Interrupt Flag Clear Register
  - 4 bits to clear all the previous status flags
  - Write a '1' to clear the corresponding flag.

| 31         | 30         | 29         | 28    | 27         | 26         | 25     | 24    | 23     | 22     | 21     | 20    | 19     | 18     | 17     | 16    |
|------------|------------|------------|-------|------------|------------|--------|-------|--------|--------|--------|-------|--------|--------|--------|-------|
| Res.       | Res.       | Res.       | Res.  | CTEIF<br>7 | CHTIF<br>7 | CTCIF7 | CGIF7 | CTEIF6 | CHTIF6 | CTCIF6 | CGIF6 | CTEIF5 | CHTIF5 | CTCIF5 | CGIF5 |
|            |            |            |       | w          | w          | w      | w     | w      | w      | w      | w     | w      | w      | w      | w     |
| 15         | 14         | 13         | 12    | 11         | 10         | 9      | 8     | 7      | 6      | 5      | 4     | 3      | 2      | 1      | 0     |
| CTEIF<br>4 | CHTIF<br>4 | CTCIF<br>4 | CGIF4 | CTEIF<br>3 | CHTIF<br>3 | CTCIF3 | CGIF3 | CTEIF2 | CHTIF2 | CTCIF2 | CGIF2 | CTEIF1 | CHTIF1 | CTCIF1 | CGIF1 |
| w          | w          | w          | w     | w          | w          | w      | w     | w      | w      | w      | w     | w      | w      | w      | w     |

### Configuring DMA

- Put the source or destination memory address in DMA\_CMARx.
- Put address of the Data Register of the source or destination peripheral in DMA\_CPARx.
- Put the number of data elements in DMA\_CNDTRx.
  - (not the number of bytes number of elements)
- Configure DMA\_CCRx.

#### Configuring DMA\_CCRx

- EN: enable the DMA transfer
- TCIE: Transfer Complete Interrupt Enable
- HTIE: Half Transfer Interrupt Enable (Why would we want such a thing?)
- TEIE: Transfer Error Interrupt Enable
- DIR: Data Transfer Direction (0: Read from peripheral, 1: Read from memory)
- CIRC: Circular Mode (What is this?)
- PINC: Peripheral Increment Mode
- MINC: Memory Increment Mode
- PSIZE: Peripheral Size (00: 8-bit, 01: 16-bit, 10: 32-bit)
- MSIZE: Memory Size (00: 8-bit, 01: 16-bit, 10: 32-bit)
- PL: Channel Priority Level (00: Low, 01: Medium, 10: High, 11: Very high)
- MEM2MEM: Memory to Memory Mode

| 0x08 | DMA_CCR1    | Res. | MEM2MEM |   | L<br>:0] | MSIZE [1:0] |   | PSIZE [1:0] |   | MINC | PINC | CIRC | DIR | JIJL | HTIE | TCIE | EN |
|------|-------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---------|---|----------|-------------|---|-------------|---|------|------|------|-----|------|------|------|----|
|      | Reset value |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      | 0       | 0 | 0        | 0           | 0 | 0           | 0 | 0    | 0    | 0    | 0   | 0    | 0    | 0    | 0  |

#### Simplest Example: Mem-to-Mem

- It's also a contrived example.
  - Maybe not a good reason to do this other than illustration of how DMA works.
- Use DMA channel 1 to:
  - Read bytes from memory and write the bytes to a different part of memory.
  - Interrupt when complete.
  - CMAR is source address
  - CPAR is destination address
  - CNDTR is number of bytes
  - How should we set the CCR?

#### DMA Example Code

```
const char src[32] = "This is a string of characters.";
int main(void)
    char dst[32] = { 0 };
    RCC->AHBENR |= RCC_AHBENR_DMA1EN;
    DMA1_Channel1->CCR &= ~DMA_CCR_EN;
                                          // Make sure DMA is turned off
    DMA1 Channel1->CMAR = (uint32 t) src; // Copy from address in CMAR
    DMA1 Channel1->CPAR = (uint32 t) dst; // Copy to address in CPAR
    DMA1_Channel1->CNDTR = sizeof src; // Copy this many data.
    DMA1 Channel1->CCR |= DMA CCR DIR; // Read from "memory"
    DMA1 Channel1->CCR |= DMA CCR TCIE; // Interrupt when done.
    DMA1 Channel1->CCR &= ~DMA CCR HTIE;
                                          // And not when half done.
    DMA1 Channel1->CCR &= ~DMA CCR MSIZE; // 00: 8 bits
    DMA1_Channel1->CCR &= ~DMA_CCR_PSIZE; // 00: 8 bits
    DMA1 Channel1->CCR |= DMA CCR MINC; // Increment CMAR as we copy
    DMA1_Channel1->CCR |= DMA_CCR_PINC;
                                          // Increment CPAR as we copy
    DMA1 Channel1->CCR |= DMA CCR MEM2MEM; // Memory-to-memory copy
    DMA1 Channel1->CCR &= ~DMA CCR PL;
                                       // Priority: 00: Low
    NVIC->ISER[0] = 1<<DMA1 Channell IRQn; // Enable the interrupt.
    DMA1 Channel1->CCR |= DMA CCR EN;
                                          // Engage!
    asm("wfi");
    for(;;);
```

#### DMA ISR code

```
void DMA1 Channell_IRQHandler(void) {
   if (DMA1->ISR & DMA_ISR_GIF1) { // If the Global Interrupt flag set...
        DMA1->IFCR |= DMA_IFCR_CGIF1; // Clear the flag by writing to it.
   if (DMA1->ISR & DMA_ISR_TCIF1) { // If the Transfer Complete flag set...
        DMA1->IFCR |= DMA IFCR CTCIF1; // Clear the flag by writing to it.
    if (DMA1->ISR & DMA_ISR_HTIF1) { // If the Half Transfer flag set...
        DMA1->IFCR |= DMA IFCR CHTIF1; // Clear the flag by writing to it.
    if (DMA1->ISR & DMA_ISR_TEIF1) { // If the Transfer Error flag set...
        DMA1->IFCR |= DMA IFCR CTEIF1; // Clear the flag by writing to it.
```

#### Other examples

- Appendix A has lots of examples. Some are good.
  - A.5.1 DMA Channel Configuration
  - A.7.9 DMA one-shot mode on ADC
  - A.7.10 DMA circular mode on ADC
  - A.8.1 DMA on DAC with timer6/7 trigger.
  - A.8.7 DMA on DAC with timer7 trigger.
  - A.8.12 DMA memory-to-DAC with timer7 trigger.

#### A.5.1 DMA Channel Config

#### DMA Channel Configuration sequence code example

```
/* The following example is given for the ADC. It can be easily ported on
   any peripheral supporting DMA transfer taking of the associated channel
   to the peripheral, this must check in the datasheet. */
/* (1) Enable the peripheral clock on DMA */
/* (2) Enable DMA transfer on ADC */
/* (3) Configure the peripheral data register address */
/* (4) Configure the memory address */
/* (5) Configure the number of DMA tranfer to be performs on channel 1 */
/* (6) Configure increment, size and interrupts */
/* (7) Enable DMA Channel 1 */
RCC->AHBENR |= RCC_AHBENR_DMA1EN; /* (1) */
ADC1->CFGR1 |= ADC_CFGR1_DMAEN; /* (2) */
DMA1_Channel1->CPAR = (uint32_t) (&(ADC1->DR)); /* (3) */
DMA1_Channel1->CMAR = (uint32_t)(ADC_array); /* (4) */
DMA1_Channel1->CNDTR = 3; /* (5) */
DMA1_Channel1->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_0 | DMA_CCR_PSIZE_0
                    | DMA_CCR_TEIE | DMA_CCR_TCIE ; /* (6) */
DMA1_Channel1->CCR |= DMA_CCR_EN; /* (7) */
/* Configure NVIC for DMA */
/* (1) Enable Interrupt on DMA Channel 1 */
/* (2) Set priority for DMA Channel 1 */
NVIC_EnableIRQ(DMA1_Channel1_IRQn); /* (1) */
NVIC_SetPriority(DMA1_Channel1_IRQn, 0); /* (2) */
```

- Initialize peripheral (not shown)
- DMA channel init.
- MSIZE: 16-bit
- PSIZE: 16-bit

Why Channel 1?

#### A.7.10 DMA circular mode on ADC

```
/* (1) Enable the peripheral clock on DMA */
/* (2) Enable DMA transfer on ADC and circular mode */
/* (3) Configure the peripheral data register address */
/* (4) Configure the memory address */
/* (5) Configure the number of DMA tranfer to be performs
       on DMA channel 1 */
/* (6) Configure increment, size, interrupts and circular mode */
/* (7) Enable DMA Channel 1 */
RCC->AHBENR |= RCC_AHBENR_DMA1EN; /* (1) */
ADC1->CFGR1 |= ADC_CFGR1_DMAEN | ADC_CFGR1_DMACFG; /* (2) */
DMA1_Channel1->CPAR = (uint32_t) (&(ADC1->DR)); /* (3) */
DMA1_Channel1->CMAR = (uint32_t)(ADC_array); /* (4) */
DMA1_Channel1->CNDTR = NUMBER_OF_ADC_CHANNEL; /* (5) */
DMA1_Channel1->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_0 | DMA_CCR_PSIZE_0
                    | DMA_CCR_TEIE | DMA_CCR_CIRC; /* (6) */
```

- Continually scan ADC.
  - The CIRC flag means that the DMA will restart.
  - Most recent values will always be fresh in the ADC\_array[].

Channel 1?

#### A.8.12 DMA mem-to-DAC with TIM7

```
/* (1) Enable DMA transfer on DAC ch1 for both channels,
       enable interrupt on DMA underrun DAC,
       enable the DAC ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL1 and TSEL2 */
DAC->CR |= DAC_CR_TSEL1_1 | DAC_CR_TEN2 | DAC_CR_EN2
         | DAC_CR_TSEL2_1 | DAC_CR_DMAUDRIE1 | DAC_CR_DMAEN1
         | DAC_CR_TEN1 | DAC_CR_EN1; /* (1) */
/* (1) Enable the peripheral clock on DMA */
/* (2) Configure the peripheral data register address */
/* (3) Configure the memory address */
/* (4) Configure the number of DMA tranfer to be performs on channel 3 */
/* (5) Configure increment, size (32-bits), interrupts, transfer from
      memory to peripheral and circular mode */
/* (6) Enable DMA Channel 3 */
RCC->AHBENR |= RCC_AHBENR_DMA1EN; /* (1) */
DMA1_Channel3->CPAR = (uint32_t) (&(DAC->DHR12RD)); /* (2) */
DMA1_Channel3->CMAR = (uint32_t)signal_data; /* (3) */
DMA1_Channel3->CNDTR = SIGNAL_ARRAY_SIZE; /* (4) */
DMA1_Channel3->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_1 | DMA_CCR_PSIZE_1
                    DMA_CCR_TEIE | DMA_CCR_CIRC; /* (5) */
DMA1_Channel3->CCR |= DMA_CCR_EN; /* (6) */
```

- DMA setup done here.
- Notice this example explicitly uses DMA channel 3! Why?
- How do you choose which DMA channel to use?
  - Use the one you're required to use.
  - Using the wrong one does nothing.

#### DMA Request Mapping

#### 11.3.7 DMA request mapping

#### DMA controller

The hardware requests from the peripherals (TIMx, ADC, DAC, SPI, I2C, and USARTx) are simply logically ORed before entering the DMA. This means that on one channel, only one request must be enabled at a time.

The peripheral DMA requests can be independently activated/de-activated by programming the DMA control bit in the registers of the corresponding peripheral.

Table 30 and Table 31 list the DMA requests for each channel.

#### DMA Request Mapping Table

#### Table 30. Summary of the DMA requests for each channel on STM32F03x, STM32F04x and STM32F030x8STM32F05x devices

| Peripherals | Channel 1                                           | Channel 2                                           | Channel 3                                           | Channel 4                                           | Channel 5                                        |
|-------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|
| ADC         | ADC <sup>(1)</sup>                                  | ADC <sup>(2)</sup>                                  | -                                                   | -                                                   | -                                                |
| SPI         | -                                                   | SPI1_RX                                             | SPI1_TX                                             | SPI2_RX                                             | SPI2_TX                                          |
| USART       | -                                                   | USART1_TX <sup>(1)</sup>                            | USART1_RX <sup>(1)</sup>                            | USART1_TX <sup>(2)</sup><br>USART2_TX               | USART1_RX <sup>(2</sup><br>USART2_RX             |
| I2C         |                                                     | I2C1_TX                                             | I2C1_RX                                             | I2C2_TX                                             | I2C2_RX                                          |
| TIM1        |                                                     | TIM1_CH1                                            | TIM1_CH2                                            | TIM1_CH4<br>TIM1_TRIG<br>TIM1_COM                   | TIM1_CH3<br>TIM1_UP                              |
| TIM2        | TIM2_CH3                                            | TIM2_UP                                             | TIM2_CH2                                            | TIM2_CH4                                            | TIM2_CH1                                         |
| ТІМЗ        | -                                                   | тімз_снз                                            | TIM3_CH4<br>TIM3_UP                                 | TIM3_CH1<br>TIM3_TRIG                               | -                                                |
| TIM6 / DAC  | -                                                   | -                                                   | TIM6_UP<br>DAC_Channel1                             | -                                                   | -                                                |
| TIM15       | -                                                   | -                                                   | -                                                   | -                                                   | TIM15_CH1<br>TIM15_UP<br>TIM15_TRIG<br>TIM15_COM |
| TIM16       | -                                                   | -                                                   | TIM16_CH1 <sup>(1)</sup><br>TIM16_UP <sup>(1)</sup> | TIM16_CH1 <sup>(2)</sup><br>TIM16_UP <sup>(2)</sup> | -                                                |
| TIM17       | TIM17_CH1 <sup>(1)</sup><br>TIM17_UP <sup>(1)</sup> | TIM17_CH1 <sup>(2)</sup><br>TIM17_UP <sup>(2)</sup> | -                                                   | -                                                   | -                                                |

DMA request mapped on this DMA channel only if the corresponding remapping bit is cleared in the SYSCFG\_CFGR1
register. For more details, please refer to Section 10.1.1: SYSCFG configuration register 1 (SYSCFG\_CFGR1) on
page 173.

- e.g., You may only use DMA channel 3 with SPI1\_TX.
- What DMA channel must you use with the DAC?
- What DMA channel must you use with I2C1\_RX?
- What DMA channel must you use with TIM3\_CH4?
- What if you want to use all four at the same time with DMA?
  - You don't.

DMA request mapped on this DMA channel only if the corresponding remapping bit is set in the SYSCFG\_CFGR1 register. For more details, please refer to Section 10.1.1: SYSCFG configuration register 1 (SYSCFG\_CFGR1) on page 173.

#### Request Map on STM32F09

Attempted to make the map of DMA channels to peripherals configurable.

- It's complicated.
- Read about the DMA\_CSELR (Channel Select Register) in your textbook or FRM.
  - We didn't have that on an STM32F05x.
  - CSELR has one four-bit field per DMA channel to select a trigger source
  - Note that the term for it with CMSIS is RMPCR (Remap Control Register) and the symbols used for it try to hide some of the complexity that follows.
    - e.g.: DMA1->RMPCR |= DMA\_RMPCR1\_CH2\_ADC; // map ADC to DMA1 ch2

#### Default Request Map on STM32F09

Table 32. Summary of the DMA1 requests for each channel on STM32F09x devices

| CxS<br>[3:0] | Channel 1             | Channel 2 | Channel 3                   | Channel 4                   | Channel 5                           | Channel 6 | Channel 7 |
|--------------|-----------------------|-----------|-----------------------------|-----------------------------|-------------------------------------|-----------|-----------|
|              | TIM2_CH3              | TIM2_UP   | TIM3_CH4                    | TIM1 CH4                    | TIM1_UP                             | -         | -         |
|              | *                     | TIM3_CH3  | TIM3_UP                     | TIM1_TRIG                   | TIM2_CH1                            | -         | -         |
|              | -                     | -         | •                           | TIM1_COM                    | TIM15_CH1                           | 171       | -         |
|              | ADC                   | Ē         | TIM6_UP<br>DAC_<br>Channel1 | TIM7_UP<br>DAC_<br>Channel2 | TIM15_UP<br>TIM15_TRIG<br>TIM15_COM | -         | -         |
|              | -                     | USART1_TX | USART1_RX                   | USART2_TX                   | USART2_RX                           | USART3_RX | USART3_TX |
| 0000         | -                     | -         | -                           | -                           | -                                   | USART4_RX | USART4_TX |
|              | -                     | SPI1_RX   | SPI1_TX                     | SPI2_RX                     | SPI2_TX                             | -         | -         |
|              | -                     | I2C1_TX   | I2C1_RX                     | I2C2_TX                     | I2C2_RX                             | -         | -         |
|              | -                     | TIM1_CH1  | TIM1_CH2                    | -                           | TIM1_CH3                            | -         | -         |
|              | -                     | -         | TIM2_CH2                    | TIM2_CH4                    | -                                   | -         | -         |
|              | TIM17_CH1<br>TIM17_UP | -         | TIM16_CH1<br>TIM16_UP       | TIM3_CH1<br>TIM3_TRIG       | -                                   |           | -         |
|              |                       |           | -                           |                             | -                                   |           |           |

## ...continued

| 0001 | ADC                   | ADC                   | TIM6_UP<br>DAC_<br>Channel1 | TIM7_UP<br>DAC_<br>Channel2 |           | •                                | -                     |
|------|-----------------------|-----------------------|-----------------------------|-----------------------------|-----------|----------------------------------|-----------------------|
| 0010 | -                     | I2C1_TX               | I2C1_RX                     | I2C2_TX                     | I2C2_RX   | I2C1_TX                          | I2C1_RX               |
| 0011 | -                     | SPI1_RX               | SPI1_TX                     | SPI2_RX                     | SPI2_TX   | SPI2_RX                          | SPI2_TX               |
| 0100 | -                     | TIM1_CH1              | TIM1_CH2                    | -                           | TIM1_CH3  | TIM1_CH1<br>TIM1_CH2<br>TIM1_CH3 | -                     |
| 0101 | -                     | -                     | TIM2_CH2                    | TIM2_CH4                    | 2         |                                  | TIM2_CH2<br>TIM2_CH4  |
| 0110 | -                     |                       | -                           | TIM3_CH1<br>TIM3_TRIG       |           | TIM3_CH1<br>TIM3_TRIG            | -                     |
| 0111 | TIM17_CH1<br>TIM17_UP | TIM17_CH1<br>TIM17_UP | TIM16_CH1<br>TIM16_UP       | TIM16_CH1<br>TIM16_UP       |           | TIM16_CH1<br>TIM16_UP            | TIM17_CH1<br>TIM17_UP |
| 1000 | USART1_<br>RX         | USART1_TX             | USART1_RX                   | USART1_TX                   | USART1_RX | USART1_RX                        | USART1_TX             |
| 1001 | USART2_<br>RX         | USART2_TX             | USART2_RX                   | USART2_TX                   | USART2_RX | USART2_RX                        | USART2_TX             |

#### Triggers and DMA channels



## Why?

- You might ask, "Why would anyone create a microcontroller like this?"
  - You would not be alone.
  - There will be more things to make you ask "Why?" in the future as we look at other peripherals.
- Some microcontrollers have more flexible "fully-mappable" DMA channels where any peripheral can be associated with any DMA channel. (and similar things for I/O pins and alternate functions)
  - One reason STM32 does not is because it takes a lot of transistors to create a "crossbar switch" or something else able to flexibly route each trigger.

#### DMA2 on STM32F091

- The STM32F091 has a second DMA controller
  - It has a similar, but entirely separate request map, and CSELR / RMPCR.
  - See Table 33 in the FRM
  - Still not as good as having fully-mappable DMA channels, but at least it give more options